Silicon Nano-transistors and Silicon Nanotechnology for High-Performance Logic Applications

#### Robert Chau Intel Fellow Director of Transistor Research

Oct 14, 2003

First Korea-U.S. NanoForum, Seoul, Korea

## Content

- Transistor scaling and Moore's law
- Silicon nano-transistors and new device architecture
- Examples of Silicon nano-technology
- Theoretical scaling limit for Si device
- Summary

## Moore's Law Continues...



#### **Transistor Physical Gate Length Requirement**



Transistor physical gate length will reach ~15nm before end of this decade, and ~10nm early next decade

# Silicon Nanotechnology has already been in production



## Production Transistors Smaller Than Virus



Si transistor in the 90nm logic technology node: currently in production Influenza virus

Source: CDC

## **Experimental 15nm Si Transistor**



Well-controlled short channel characteristics

Robert Chau, Intel

#### **Experimental 10nm Si MOS Transistor**



10nm transistor still behaves like a transistor !

**Robert Chau, Intel** 

## **Nano-device Architecture**



Total Drive Current = I<sub>d</sub> per nanotube/nanowire x no. of tubes/wires

![](_page_8_Picture_3.jpeg)

![](_page_8_Picture_4.jpeg)

![](_page_8_Picture_5.jpeg)

#### Nanotechnology Example: Crafting Thin Films with Atomic Layer Deposition (ALD)

![](_page_9_Figure_1.jpeg)

#### A Simple Theoretical Model to Predict Si Device Scaling Limit

#### Shannon-von Neumann-Landauer

- Min  $E_{b} = KTIn2 = 0.017eV (300K)$
- Heisenberg Uncertainty Principles

$$\Delta x \Delta p \ge \hbar$$
  

$$\Delta E \Delta t \ge \hbar$$
  

$$x_{\min} = \frac{\hbar}{\Delta p} = \frac{\hbar}{\sqrt{2m_e E_b}} = \frac{\hbar}{\sqrt{2m_e kT \ln 2}} = 1.5nm$$
  

$$t_{\min} = \frac{\hbar}{\Delta E} = \frac{\hbar}{kT \ln 2} = 0.04 \, ps$$

![](_page_10_Figure_5.jpeg)

![](_page_10_Figure_6.jpeg)

Binary switch in its Simplest form

 Minimum theoretical size and switching time is 1.5nm and 0.04ps

![](_page_11_Figure_0.jpeg)

- Theoretical limit falls on experimental trend
- Scaled silicon devices are operating like ideal switch (silicon devices close to ideal)

Robert Chau, Intel, Oct 14 2003

![](_page_12_Figure_0.jpeg)

- Theoretical limit falls on experimental trend
- Silicon device is close to ideal switch

Robert Chau, Intel, Oct 14, 2004

# **Key Bullets**

- Silicon nano-transistors & Silicon nanotechnology will enable Moore's Law to continue through 2015
- Electrical properties of Silicon nanotransistors approaching those of an ideal switch
- Need to identify the most promising options for >2015
  - Many on-going research programs existing
  - Must utilize Silicon technology's foundation
  - Semiconductor industry, academia and government need to form close collaboration

Robert Chau, Intel